## Features

- ARM7TDMI<sup>®</sup> ARM<sup>®</sup> Thumb<sup>®</sup> Processor Core
- Two 16-bit Fixed-point OakDSPCore<sup>®</sup> Cores
- 256 x 32-bit Boot ROM
- 88K Bytes of Integrated Fast RAM for Each DSP
- Flexible External Bus Interface with Programmable Chip Selects
- Dual Codec Interface
- Multi-level Priority, Individually Maskable, Vectored Interrupt Controller
- Three 16-bit Timers/Counters
- Additional Watchdog Timer
- Two USARTs with FIFO and Modem Control Lines
- Industry -standard Serial Peripheral Interface (SPI)
- Up to 24 General-purpose I/O Pins
- On-chip SDRAM Controller for Embedded ARM7TDMI and OakDSPCore
- JTAG Debug Interface
- Software Development Tools Available for ARM7TDMI and OakDSPCore
- Supported by a Wide Range of Ready-to-use Application Software, including
- Multitasking Operating System, Networking, Modems and Voice Processing Functions • Available in 160-lead PQFP Package
- 2.5V Power Supply for the core and the PLL Pins, 3.3V Power Supply for Other I/O Pins

## Description

The Atmel AT75C320 Smart Internet Appliance Processor (SIAP<sup>™</sup>) is a high-performance processor specially designed for Internet appliance applications, such as Internet telephony (Voice-over-Internet Protocol – VoIP). The AT75C320 is a derivative version of the AT75C310. The device is built around an ARM7TDMI microcontroller core running at 40 MIPS with two DSP co-processors running at 60 MIPS each – all three processors delivering unmatched performance for low power consumption.

In a typical standalone VoIP phone, one DSP handles the voice processing functions (voice compression, acoustic echo cancellation, etc.), while the other one deals with the telephony functions (dialing, line echo cancellation, callerID detection, high-speed modem, etc.). In such an application, the power of the ARM7TDMI allows it to run the VoIP protocol stack as well as all the system control tasks.

Atmel provides the AT75C320 with three levels of software modules:

- a special port of the Linux<sup>®</sup> kernel as the proposed operating system;
- a comprehensive set of tunable DSP algorithms for modems and voice processing, specially tailored to be run by the DSP subsystems;
- a broad range of application level software modules such as H.323 telephony or POP-3/SMTP e-mail services.



Smart Internet Appliance Processor (SIAP<sup>™</sup>)

# AT75C320

# Preliminary





# AT75C320 Pin Configuration

## Table 1. AT75C320 Pinout in PQFP160 Package

|     | T. AT/50320 PINOL |
|-----|-------------------|
| Pin | PQFP160           |
| 1   | NC                |
| 2   | NC                |
| 3   | D10               |
| 4   | D11               |
| 5   | NCE3              |
| 6   | D12               |
| 7   | D13               |
| 8   | SRXB              |
| 9   | NWE0              |
| 10  | GND               |
| 11  | VDD3V3            |
| 12  | D14               |
| 13  | D15               |
| 14  | NC                |
| 15  | NWE1              |
| 16  | NC                |
| 17  | VDD2V5            |
| 18  | GND               |
| 19  | VDD2V5            |
| 20  | XTALIN            |
| 21  | XTALOUT           |
| 22  | GND               |
| 23  | PLL_GND           |
| 24  | XREF240           |
| 25  | PLL_VDD2V5        |
| 26  | GND               |
| 27  | VDD2V5            |
| 28  | RXDA              |
| 29  | TXDA              |
| 30  | NRTSA             |
| 31  | NCTSA             |
| 32  | NDCDB             |
| 33  | NDTRA             |
| 34  | NDSRA             |
| 35  | GND               |
| 36  | VDD3V3            |
| 37  | NDCDA             |
| 38  | TXDB              |
| 39  | RXDB              |
| 40  | PB7               |

| QFP16 | 0 Package    |
|-------|--------------|
| Pin   | PQFP160      |
| 41    | NC           |
| 42    | PB6/NWDOVF   |
| 43    | PB5/NRIA     |
| 44    | PB4          |
| 45    | PB3/NCTSA    |
| 46    | DBW32        |
| 47    | GND          |
| 48    | VDD3V3       |
| 49    | RESET        |
| 50    | IRQ0         |
| 51    | PB2/TIOB1    |
| 52    | PB9          |
| 53    | PB1/TIOA1    |
| 54    | PB8          |
| 55    | PB0/TCLK1    |
| 56    | VDD2V5       |
| 57    | GND          |
| 58    | TST          |
| 59    | NTRST        |
| 60    | ТСК          |
| 61    | TMS          |
| 62    | TDI          |
| 63    | TDO          |
| 64    | PA0/OakAIN0  |
| 65    | PA1/OakAIN1  |
| 66    | PA2/OakAOUT0 |
| 67    | PA3/OakAOUT1 |
| 68    | PA19/ACLK    |
| 69    | PA4/OakBIN0  |
| 70    | GND          |
| 71    | VDD3V3       |
| 72    | PA5/OakBIN1  |
| 73    | PA6/OakBOUT0 |
| 74    | PA7/OakBOUT1 |
| 75    | PA8/TCLK0    |
| 76    | PA9/TIOA0    |
| 77    | PA10/TIOB0   |
| 78    | PA11/SCKA    |
| 79    | NC           |
| 80    | NC           |
|       |              |

| Pin | PQFP160    |
|-----|------------|
| 81  | PA12/NPCS1 |
| 82  | VDD2V5     |
| 83  | GND        |
| 84  | A0         |
| 85  | A1         |
| 86  | A2         |
| 87  | A3         |
| 88  | VDD3V3     |
| 89  | BO208      |
| 90  | NWR        |
| 91  | NWAIT      |
| 92  | NREQ       |
| 93  | FIQ        |
| 94  | NGNT       |
| 95  | SCLKA      |
| 96  | FSA        |
| 97  | STXA       |
| 98  | SRXA       |
| 99  | A4         |
| 100 | A5         |
| 101 | A6         |
| 102 | A7         |
| 103 | NPCSS      |
| 104 | SPCK       |
| 105 | MISO       |
| 106 | MOSI       |
| 107 | VDD3V3     |
| 108 | GND        |
| 109 | VDD2V5     |
| 110 | GND        |
| 111 | A8         |
| 112 | A9         |
| 113 | A10        |
| 114 | A11        |
| 115 | A12        |
| 116 | VDD3V3     |
| 117 | GND        |
| 118 | A13        |
| 119 | A14        |
| 120 | A15        |
|     |            |

| Pin | PQFP160 |
|-----|---------|
| 121 | NC      |
| 122 | NC      |
| 123 | A16     |
| 124 | A17     |
| 125 | A18     |
| 126 | A19     |
| 127 | A20     |
| 128 | A21     |
| 129 | VDD2V5  |
| 130 | GND     |
| 131 | VDD3V3  |
| 132 | D0      |
| 133 | DQM0    |
| 134 | D1      |
| 135 | DQM1    |
| 136 | D2      |
| 137 | D3      |
| 138 | D4      |
| 139 | RAS     |
| 140 | CAS     |
| 141 | CS0     |
| 142 | CS1     |
| 143 | DCK     |
| 144 | WE      |
| 145 | D5      |
| 146 | STXB    |
| 147 | FSB     |
| 148 | SCLKB   |
| 149 | D6      |
| 150 | D7      |
| 151 | GND     |
| 152 | VDD3V3  |
| 153 | NCE0    |
| 154 | D8      |
| 155 | D9      |
| 156 | NSOE    |
| 157 | GND     |
| 158 | GND     |
| 159 | NC      |
| 160 | NC      |

# <sup>2</sup> AT75C320

# AT75C320 Pin Description

## Table 2. AT75C320 Pin Description

| Block                                                                                                                                                                                                               | PQFP Pin Name  | Туре | Function                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|-------------------------------------------------------------|
|                                                                                                                                                                                                                     | A[21:0]        | 0    | Address Bus                                                 |
| 0 5                                                                                                                                                                                                                 | D[15:0]        | I/O  | Data Bus                                                    |
| Common Bus<br>Synchronous<br>Dynamic Memory<br>Controller<br>Static Memory<br>Controller<br>I/O Port A<br>I/O Port A<br>I/O Port B<br>DSP Subsystem A<br>DSP Subsystem B<br>DSP Subsystem B<br>I<br>DSP Subsystem A | NREQ           | I    | Bus Request                                                 |
|                                                                                                                                                                                                                     | NGNT           | 0    | Bus Grant                                                   |
|                                                                                                                                                                                                                     | DCK            | 0    | SDRAM Clock                                                 |
|                                                                                                                                                                                                                     | DQM[1:0]       | 0    | Memory Data Byte Masks                                      |
| Synchronous                                                                                                                                                                                                         | CS0            | 0    | SDRAM Chip Select                                           |
| Dynamic Memory                                                                                                                                                                                                      | CS1            | 0    | SDRAM Chip Select                                           |
| Controller                                                                                                                                                                                                          | WE             | 0    | SDRAM Write Enable                                          |
|                                                                                                                                                                                                                     | RAS            | 0    | Row Address Select                                          |
|                                                                                                                                                                                                                     | CAS            | 0    | Column Address Select                                       |
|                                                                                                                                                                                                                     | NCE0, NCE3     | 0    | Chip Selects                                                |
|                                                                                                                                                                                                                     | NWE[1:0]       | 0    | Byte Select/Write                                           |
| •                                                                                                                                                                                                                   | NSOE           | 0    | Enable Output                                               |
|                                                                                                                                                                                                                     | NWR            | 0    | Enable Memory Block Write                                   |
|                                                                                                                                                                                                                     | NWAIT          | I    | Enable Enable Wait States                                   |
| I/O Port A                                                                                                                                                                                                          | PA[12:0], PA19 | I/O  | General Purpose I/O Lines. Multiplexed with Peripheral I/Os |
| I/O Port B                                                                                                                                                                                                          | PB[9:0]        | I/O  | General Purpose I/O Lines. Multiplexed with Peripheral I/Os |
|                                                                                                                                                                                                                     | OakAIN[1:0]    | I    | OakDSPCore A User Inputs                                    |
| DSP Subsystem A                                                                                                                                                                                                     | OakAOUT[1:0]   | 0    | OakDSPCore A User Outputs                                   |
|                                                                                                                                                                                                                     | OakBIN[1:0]    | I    | OakDSPCore B User Inputs                                    |
| DSP Subsystem B                                                                                                                                                                                                     | OakBOUT[1:0]   | 0    | OakDSPCore B User Outputs                                   |
|                                                                                                                                                                                                                     | TCLK0          | I    | Timer 0 External Clock                                      |
| Timer/Counter 0                                                                                                                                                                                                     | TIOA0          | I/O  | Timer 0 Signal A                                            |
|                                                                                                                                                                                                                     | TIOB0          | I/O  | Timer 0 Signal B                                            |
|                                                                                                                                                                                                                     | TCLK1          | I    | Timer 1 External Clock                                      |
| Timer/Counter 1                                                                                                                                                                                                     | TIOA1          | I/O  | Timer 1 Signal A                                            |
|                                                                                                                                                                                                                     | TIOB1          | I/O  | Timer 1 Signal B                                            |
| Watchdog                                                                                                                                                                                                            | NWDOVF         | 0    | Watchdog Overflow                                           |
|                                                                                                                                                                                                                     | MISO           | I/O  | Master In/Slave Out                                         |
| Serial Peripheral                                                                                                                                                                                                   | MOSI           | I/O  | Master Out/Slave In                                         |
| Interface                                                                                                                                                                                                           | SPCK           | I/O  | Serial Clock                                                |
|                                                                                                                                                                                                                     | NPCSS          | I/O  | Chip Select/Slave Select                                    |





## Table 2. AT75C320 Pin Description (Continued)

| Block                                | PQFP Pin Name | Туре | Function                      |
|--------------------------------------|---------------|------|-------------------------------|
|                                      | RXDA          | I    | Receive Serial Data           |
|                                      | TXDA          | 0    | Transmit Serial Data          |
|                                      | NRTSA         | 0    | Request to Send               |
|                                      | NCTSA         | I    | Clear To Send                 |
| USART A<br>USART B<br>JTAG Interface | NDTRA         | 0    | Data Terminal Ready           |
|                                      | NDSRA         | I    | Data Set Ready                |
|                                      | NDCDA         | I    | Data Carrier Detect           |
|                                      | NRIA          | I    | Ring Indicator                |
|                                      | SCKA          | I/O  | Serial Clock                  |
|                                      | RXDB          | I    | Receive Serial Data           |
| USART B                              | TXDB          | 0    | Transmit Serial Data          |
|                                      | NTRST         | I    | TAP Reset                     |
|                                      | ТСК           | I    | TAP Clock                     |
| JTAG Interface                       | TMS           | I    | JTAG Test Mode Select         |
|                                      | TDI           | I    | JTAG Test Data Input          |
|                                      | TDO           | 0    | JTAG Test Data Output         |
|                                      | SCLKA         | I/O  | Codec Serial Clock            |
|                                      | FAS           | I/O  | Frame Pulse                   |
| Codec Interface A                    | STXA          | 0    | Transmit Data to Codec        |
|                                      | SRXA          | I    | Receive Data from Codec       |
|                                      | SCLKB         | I/O  | Codec Serial Clock            |
| Cadaa latarfaaa D                    | FSB           | I/O  | Frame Pulse                   |
| Codec Interface B                    | STXB          | 0    | Transmit Data to Codec        |
|                                      | SRXB          | I    | Receive Data from Codec       |
|                                      | RESET         | I    | Master Reset                  |
|                                      | FIQ/LOWP      | I    | Fast Interrupt/Low Power      |
|                                      | IRQ0          | I    | External Interrupt request    |
|                                      | XREF          | I    | External 96 MHz PLL Reference |
| Miscellaneous                        | XTALIN        | I    | External Crystal Input        |
|                                      | XTALOUT       | 0    | External Crystal Output       |
|                                      | TST           | I    | Test Mode                     |
|                                      | DBW32         | I    | External Data Width for CS0   |
|                                      | BO206         | I    | Package Size Option           |

## **Block Diagram**

Figure 1. AT75C320 Block Diagram







Figure 2. DSP Subsystem Block Diagram



## **Application Example**





# **Functional Description**

| ARM7TDMI Core       | The ARM7TDMI is a three-stage pipeline, 32-bit RISC processor. The processor architecture is Von Neumann load/store architecture which is characterized by a single data and address bus for instructions and data. The CPU has two instruction sets: the ARM and the Thumb instruction set. The ARM instruction set has 32-bit wide instructions and provides maximum performance. Thumb instructions are 16 bits wide and give maximum code density. Instructions operate on 8-, 16- and 32-bit data types. The CPU has seven operating modes. Each operating mode has dedicated banked registers for fast exception handling. The processor has a total of 37 32-bit registers, including six status registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DSP Subsystem       | <ul> <li>The AT75C320 has two identical DSP subsystems.</li> <li>Each DSP subsystem is composed of: <ul> <li>An OakDSPCore running at 60 MIPS</li> <li>2K x 16 of X-RAM</li> <li>2K x 16 of Y-RAM</li> <li>16K x 16 of general purpose data RAM</li> <li>24K x 16 of loadable program RAM</li> <li>One 256 x 16 dual-port mailbox</li> <li>One codec interface</li> </ul> </li> <li>The DSP subsystem is fully autonomous. The local X- and Y-RAM allow it to reach its maximum processing rate, and a local large data RAM enables complex DSP algorithms to be implemented. The large size of the loadable program RAM permits the use of functions as complex as a V.34 modem or a low bit-rate vocoder.</li> <li>During boot time, the ARM7TDMI core has the ability to maintain the OakDSPCore in reset state and to upload DSP boot code. When the OakDSPCore reverts to an active state, this boot code can be used to get the complete DSP application code from the ARM7TDMI through the mailbox.</li> <li>When the OakDSPCore is running, the dual-port mailbox is used as the communication channel between the ARM7TDMI and the OakDSPCore. It allows the connection of most industrial voice, multimedia or data codecs.</li> </ul> |
| Boot ROM            | The ARM7TDMI has the ability to boot either from an external memory or from the on-<br>chip 256 x 32-bit boot ROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Boot Code Operation | The internal boot sequence allows programming of the ARM7TDMI program RAM through a serial port. When the download is complete, a branch is executed to the downloaded code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| EBI: External Bus<br>Interface           | The EBI generates the signals that control access to external memory or memory-mapped peripherals. The EBI is fully programmable and can address up to 64M bytes. The interface to external devices is composed of common address and data buses and separate control lines to allow the connection of static or dynamic devices.                                                                                                               |  |  |  |  |  |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                          | The main features are:                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                                          | External memory mapping                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                                          | <ul> <li>Up to four chip select lines</li> <li>32- or 16-bit data bus</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                                          | <ul> <li>Byte write or byte select lines</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|                                          | Remap of boot memory                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|                                          | Support for both static and dynamic memories                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|                                          | Two different read protocols for static memories                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                                          | Support for early read/early write for dynamic memories                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                                          | Programmable wait state generation                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                          | Programmable data float time                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| AIC: Advanced<br>Interrupt<br>Controller | The AT75C320 has an 8-level priority interrupt controller. The interrupt controller outputs are connected to the NFIQ (fast interrupt request) and the NIRQ (normal interrupt request) of the ARM7TDMI core. The processor's NFIQ can only be asserted by the external fast interrupt request input (FIQ). The NIRQ line can be asserted by the interrupts generated by the on-chip peripherals or by the external interrupt request line IRQ0. |  |  |  |  |  |
|                                          | An 8-level priority encoder allows the application to define the priority between the different interrupt sources. Interrupt sources are programmed to be level sensitive or edge sensitive. External sources can be programmed to be positive- or negative-edge triggered, or low- or high-level sensitive.                                                                                                                                    |  |  |  |  |  |
| PIO: Parallel I/O<br>Controller          | The AT75C320 has 24 programmable I/O lines. They can all be programmed as inputs or out-<br>puts. To optimize the use of available package pins, most of them are multiplexed with<br>external signals of on-chip peripherals.                                                                                                                                                                                                                  |  |  |  |  |  |
|                                          | The PIO lines are controlled by two separate and identical PIO controllers called PIOA and PIOB.                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                                          | The PIO controllers enable the generation of an interrupt on input change and insertion of a simple glitch filter on each PIO line.                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |

Some I/O lines have enough drive capability to power a LED.

| USART:<br>Universal<br>Synchronous/ | The AT75C320 provides two identical full-duplex, universal synchronous/asynchronous receiver/transmitters that interface to the APB and are connected to the peripheral data controller.                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Asynchronous                        | The main features are:                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| Receiver/                           | Programmable baud rate generator                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Transmitter                         | Parity, framing and overrun error detection                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|                                     | Line break generation and detection                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|                                     | Automatic echo, local loopback and remote loopback                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|                                     | Multi-drop mode: address detection and generation                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
|                                     | Interrupt generation                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|                                     | Dedicated peripheral data controller channels                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|                                     | 6-, 7-, 8- and 9-bit character length                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|                                     | • In addition to the Tx and Rx signals, the USART A provides several modem control lines.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| SPI: Serial<br>Peripheral           | The AT75C320 includes an SPI that provides communication with external devices in master or slave mode.                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Interface                           | The SPI has one external chip select that can be connected to two devices. The data length is programmable from 8- to 16-bit.                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
| Timer/Counter                       | The AT75C320 features three identical 16-bit timer/counters. They can be independently pro-<br>grammed to perform a wide range of functions, including frequency measurement, event counting, interval measurement, pulse generation, delay timing and pulse width modulation.                                                                                                                   |  |  |  |  |  |  |  |
|                                     | The triple timer/counter block has three external clock inputs, five internal clock inputs and two multi-purpose signals that can be configured by the user. Each timer drives an internal inter-<br>rupt signal that can be programmed to generate processor interrupts via the advanced interrupt controller.                                                                                  |  |  |  |  |  |  |  |
| Watchdog Timer                      | The AT75C320 has an internal watchdog timer that can be used to prevent system lock-up if the software becomes trapped in a deadlock.                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| Special Functions                   | <ul><li>The AT75C320 provides registers that implement the following special functions:</li><li>Chip identification</li></ul>                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|                                     | Reset status                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Application<br>Software             | The AT75C320 is supported by a comprehensive range of software modules. As a result of the widespread use of the ARM7TDMI and the OakDSPCore, a wide range is available, either directly from Atmel or from third parties.                                                                                                                                                                       |  |  |  |  |  |  |  |
|                                     | The application software modules are in three categories: OS level, DSP level and application level.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| OS Level                            | The AT75C320 is supplied with a customized port of the Linux kernel. It features device drivers for all the on-chip peripherals, including the DSP subsystems, and supports virtual file system usage. It also supports the native TCP/IP facilities that have made Linux a success in Internet applications. This kernel is available in source code under the terms of the Gnu Public License. |  |  |  |  |  |  |  |
|                                     | Many other operating systems exist for the ARM7TDMI core.                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |





- **DSP Level** A wide range of DSP functions are available for the OakDSPCore. Among others, Atmel supplies modules for a V.34 modem, G723.1 and G729A voice codecs, silence compression and echo cancellation.
- Application Level A rich software toolkit is available with support for popular communication protocols (H.323, POP-3/SMTP, etc.), connection processes, multimedia applications, full-feature telephony and audio software suites.

DevelopmentBoth the ARM7TDMI and the OakDSPCore are industry-standard cores. They are supported<br/>by a comprehensive range of state-of-the-art development tools, including assemblers,<br/>C-compilers, source level debuggers and hardware emulators.

**Packaging** The AT75C320 is supplied in a 160-lead PQFP package. This provides the best compromise between external connectivity and cost.

### Figure 4. PQFP Package Drawing



For package data, see Table 3, Table 4 and Table 5 below.





## Package Data

### Table 3. Common Dimensions (mm)

| Symbol                          | Min  | Nom      | Мах  |
|---------------------------------|------|----------|------|
| с                               | 0.11 |          | 0.23 |
| c1                              | 0.11 |          | 0.17 |
| L                               | 0.65 | 0.88     | 1.03 |
| L1                              |      | 1.95 REF |      |
| R2                              | 0.13 |          | 0.3  |
| R1                              | 0.13 |          |      |
| S                               | 0.4  |          |      |
| Tolerances of Form and Position |      |          |      |
| aaa                             |      | 0.25     |      |
| bbb                             |      | 0.20     |      |
| ссс                             |      |          | 0.10 |

Table 4. Dimensions Specific to 160-lead Package (mm)

| Α    | A1   | A2   |      | A2   |      | A2   |      | A2  |      | A2 b  |       | )     | b1    |      | D    | D1 | Е | E1 | Е | ddd |
|------|------|------|------|------|------|------|------|-----|------|-------|-------|-------|-------|------|------|----|---|----|---|-----|
| Max  | Min  | Min  | Nom  | Мах  | Min  | Max  | Min  | Nom | Max  | BSC   | BSC   | BSC   | BSC   | BSC  | BSC  |    |   |    |   |     |
| 4.07 | 0.25 | 3.17 | 3.42 | 3.67 | 0.22 | 0.38 | 0.22 | 0.3 | 0.33 | 31.90 | 28.00 | 31.90 | 28.00 | 0.65 | 0.12 |    |   |    |   |     |

Table 5. 160-lead PQFP Package Electrical Characteristics

| Body    | BodyR (mΩ)SizeMinMax |    | C <sub>s</sub> (pF) |     | C <sub>m</sub> (pF) |     | L <sub>s</sub> ( | nH) | L <sub>m</sub> (nH) |     |
|---------|----------------------|----|---------------------|-----|---------------------|-----|------------------|-----|---------------------|-----|
|         |                      |    | Min                 | Max | Min                 | Max | Min              | Max | Min                 | Max |
| 28 x 28 | 42                   | 64 | 1.2                 | 1.6 | 0.5                 | 0.7 | 5.6              | 8.6 | 3.5                 | 5.7 |



### **Atmel Headquarters**

Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600

#### Europe

Atmel SarL Route des Arsenaux 41 Casa Postale 80 CH-1705 Fribourg Switzerland TEL (41) 26-426-5555 FAX (41) 26-426-5500

#### Asia

Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369

### Japan

Átmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581

### **Atmel Operations**

Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759

Atmel Rousset Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001

Atmel Smart Card ICs Scottish Enterprise Technology Park East Kilbride, Scotland G75 0QR TEL (44) 1355-357-000 FAX (44) 1355-242-743

#### Atmel Grenoble Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex France TEL (33) 4-7658-3000 FAX (33) 4-7658-3480

*Fax-on-Demand* North America: 1-(800) 292-8635 International: 1-(408) 441-0732 *e-mail* literature@atmel.com

Web Site http://www.atmel.com

BBS 1-(408) 436-4309

#### © Atmel Corporation 2001.

Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

ATMEL® is the registered trademark of Atmel Corporation; SIAP is the trademark of Atmel Corporation.

ARM<sup>®</sup>, ARM7TDMI and Thumb<sup>®</sup> are trademarks of ARM, Ltd.; OakDSPCore<sup>®</sup> is the trademark of DSP Group, Inc.; Linux<sup>®</sup> is the trademark of Linus Torvalds. Other terms and product names may be the trademark of others.

