# NPN Plastic Silicon Power Transistor ... designed for low power audio amplifier and low-current, high speed switching applications. • High Collector–Emitter Sustaining Voltage — $V_{CEO(sus)} = 100 \text{ Vdc (Min)}$ • High DC Current Gain @ I<sub>C</sub> = 200 mAdc $h_{FE} = 40-250$ • Low Collector–Emitter Saturation Voltage — $V_{CE(sat)} = 0.5 \text{ Vdc (Max)} @ I_C = 500 \text{ mAdc}$ • High Current Gain — Bandwidth Product — $f_T = 40 \text{ MHz (Min)} @ I_C = 100 \text{ mAdc})$ ### \*MAXIMUM RATINGS | Rating | Symbol | Max | Unit | |-------------------------------------------------------------------|----------------------------------|-------------|---------------| | Collector–Emitter Voltage | V <sub>CEO</sub> | 100 | Vdc | | Collector-Base Voltage | V <sub>CB</sub> | 100 | Vdc | | Emitter–Base Voltage | V <sub>EBO</sub> | 6.0 | Vdc | | Collector Current — Continuous<br>— Peak | Ic | 4.0<br>8.0 | Adc | | Base Current | Ι <sub>Β</sub> | 1.0 | Adc | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 15<br>0.12 | Watts<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> ,T <sub>stg</sub> | -65 to +150 | °C | ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |--------------------------------------|-----------------|------|------| | Thermal Resistance, Junction to Case | $R_{\theta JC}$ | 8.34 | °C/W | Figure 1. Power Derating Preferred devices are ON Semiconductor recommended choices for future use and best overall value. ### **BD791** **ON Semiconductor Preferred Device** 4 AMPERE POWER TRANSISTOR SILICON 100 VOLTS 15 WATTS ### \*ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |-----------------------------------------------------------------------------------------|-----------------------|-----|-----|------| | DFF CHARACTERISTICS | | | • | 1 | | Collector–Emitter Sustaining Voltage (1) | V <sub>CEO(sus)</sub> | | | Vdc | | $(I_C = 10 \text{ mAdc}, I_B = 0)$ | | 100 | _ | | | Collector Cutoff Current | I <sub>CEO</sub> | | | μAdc | | $(V_{CE} = 50 \text{ Vdc}, I_B = 0)$ | | _ | 100 | | | Collector Cutoff Current | I <sub>CEX</sub> | | | | | $(V_{CE} = 100 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc})$ | | — | 1.0 | μAdc | | $(V_{CE} = 50 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc}, T_{C} = 125^{\circ}\text{C})$ | | _ | 0.1 | mAdc | | Emitter Cutoff Current (V <sub>EB</sub> = 6.0 Vdc, I <sub>C</sub> = 0) | I <sub>EBO</sub> | _ | 1.0 | μAdc | | ON CHARACTERISTICS (1) | | | | | | DC Current Gain | h <sub>FE</sub> | | | _ | | $(I_C = 200 \text{ mAdc}, V_{CE} = 3.0 \text{ Vdc})$ | | 40 | 250 | | | $(I_C = 1.0 \text{ Adc}, V_{CE} = 3.0 \text{ Vdc})$ | | 20 | _ | | | $(I_C = 2.0 \text{ Adc}, V_{CE} = 3.0 \text{ Vdc})$ | | 10 | | | | $(I_C = 4.0 \text{ Adc}, V_{CE} = 3.0 \text{ Vdc})$ | | 5.0 | _ | | | Collector Emitter Saturation Voltage | V <sub>CE(sat)</sub> | | | Vdc | | $(I_C = 500 \text{ mAdc}, I_B = 50 \text{ mAdc})$ | 2 = (53.7) | _ | 0.5 | | | $(I_C = 1.0 \text{ Adc}, I_B = 100 \text{ mAdc})$ | | _ | 1.0 | | | $(I_C = 2.0 \text{ Adc}, I_B = 200 \text{ mAdc})$ | | _ | 2.5 | | | (I <sub>C</sub> = 4.0 Adc, I <sub>B</sub> = 800 mAdc) | | _ | 3.0 | | | Base–Emitter Saturation Voltage (I <sub>C</sub> = 2.0 Adc, I <sub>B</sub> = 200 mAdc) | V <sub>BE(sat)</sub> | _ | 1.8 | Vdc | | Base–Emitter On Voltage (I <sub>C</sub> = 200 mAdc, V <sub>CE</sub> = 3.0 Vdc) | V <sub>BE(on)</sub> | | 1.5 | Vdc | | DYNAMIC CHARACTERISTICS | , , , | | 1 | I | | Current-Gain — Bandwidth Product | f <sub>T</sub> | 40 | _ | MHz | | $(I_C = 100 \text{ mAdc}, V_{CE} = 10 \text{ Vdc}, f = 10 \text{ MHz})$ | , , | | | | | Output Capacitance | C <sub>ob</sub> | | | pF | | $(V_{CB} = 10 \text{ Vdc}, I_C = 0, f = 0.1 \text{ MHz})$ | | _ | 50 | | | Small–Signal Current Gain | h <sub>fe</sub> | 10 | _ | _ | | $(I_C = 200 \text{ mAdc}, V_{CE} = 10 \text{ Vdc}, f = 1.0 \text{ kHz})$ | | | | | | | | | | | <sup>\*</sup>Indicates JEDEC Registered Data. <sup>(1)</sup> Pulse Test: Pulse Width $\leq 300 \, \mu s$ , Duty Cycle $\leq 2.0\%$ . $R_B$ and $R_C$ varied to obtain desired current levels $D_1$ must be fast recovery type, eg $$\rm MBR340$ used above $I_B\approx 100$ ma $\rm MSD6100$ used below $I_B\approx 100$ ma for PNP test circuit, reverse all polarities. Figure 2. Switching Time Test Circuit Figure 3. Turn-On Time Figure 4. Thermal Response Figure 5. Active Region Safe Operating Area There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation, i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 5 is based on $T_{J(pk)} = 150^{\circ}C$ : $T_C$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} \le 150^{\circ}C$ , $T_{J(pk)}$ may be calculated from the data in Figure 4. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 6. Turn-Off Time Figure 7. Capacitance Figure 8. DC Current Gain Figure 9. "On" Voltage **Figure 10. Temperature Coefficient** ### **PACKAGE DIMENSIONS** ### **CASE 77-09** TO-225AA TYPE **ISSUE W** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIMETERS | | | |-----|-----------|-------|-------------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.425 | 0.435 | 10.80 | 11.04 | | | В | 0.295 | 0.305 | 7.50 | 7.74 | | | С | 0.095 | 0.105 | 2.42 | 2.66 | | | D | 0.020 | 0.026 | 0.51 | 0.66 | | | F | 0.115 | 0.130 | 2.93 | 3.30 | | | G | 0.094 BSC | | 2.39 BSC | | | | Н | 0.050 | 0.095 | 1.27 | 2.41 | | | J | 0.015 | 0.025 | 0.39 | 0.63 | | | K | 0.575 | 0.655 | 14.61 | 16.63 | | | M | 5° TYP | | 5° | 5° TYP | | | Q | 0.148 | 0.158 | 3.76 | 4.01 | | | R | 0.045 | 0.065 | 1.15 | 1.65 | | | S | 0.025 | 0.035 | 0.64 | 0.88 | | | U | 0.145 | 0.155 | 3.69 | 3.93 | | | V | 0.040 | | 1.02 | | | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. BASE ## **Notes** ## **Notes** are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes ON Semiconductor and ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SUILLO). SoliLLC reserves are night to make some without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. ### **PUBLICATION ORDERING INFORMATION** ### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada #### N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com ### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland ### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support **Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031 Phone: 81-3-5740-2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.